Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5937
Full metadata record
DC FieldValueLanguage
dc.contributor.authorNavlakha, Nupuren_US
dc.contributor.authorKranti, Abhinaven_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:44:58Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:44:58Z-
dc.date.issued2017-
dc.identifier.citationNavlakha, N., & Kranti, A. (2017). Insights into operation of planar tri-gate tunnel field effect transistor for dynamic memory application. Journal of Applied Physics, 122(4) doi:10.1063/1.4996094en_US
dc.identifier.issn0021-8979-
dc.identifier.otherEID(2-s2.0-85026517846)-
dc.identifier.urihttps://doi.org/10.1063/1.4996094-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5937-
dc.description.abstractInsights into device physics and operation through the control of energy barriers are presented for a planar tri-gate Tunnel Field Effect Transistor (TFET) based dynamic memory. The architecture consists of a double gate (G1) at the source side and a single gate (G2) at the drain end of the silicon film. Dual gates (G1) effectively enhance the tunneling based read mechanism through the enhanced coupling and improved electrostatic control over the channel. The single gate (G2) controls the holes in the potential barrier induced through the proper selection of bias and workfunction. The results indicate that the planar tri-gate achieves optimum performance evaluated in terms of two composite metrics (M1 and M2), namely, product of (i) Sense Margin (SM) and Retention Time (RT) i.e., M1 = SM × RT and (ii) Sense Margin and Current Ratio (CR) i.e., M2 = SM × CR. The regulation of barriers created by the gates (G1 and G2) through the optimal use of device parameters leads to better performance metrics, with significant improvement at scaled lengths as compared to other tunneling based dynamic memory architectures. The investigation shows that lengths of G1, G2 and lateral spacing can be scaled down to 25 nm, 50 nm, and 30 nm, respectively, while achieving reasonable values for (M1, M2). The work demonstrates a systematic approach to showcase the advancement in TFET based Dynamic Random Access Memory (DRAM) through the use of planar tri-gate topology at a lower bias value. The concept, design, and operation of planar tri-gate architecture provide valuable viewpoints for TFET based DRAM. © 2017 Author(s).en_US
dc.language.isoenen_US
dc.publisherAmerican Institute of Physics Inc.en_US
dc.sourceJournal of Applied Physicsen_US
dc.subjectDynamicsen_US
dc.subjectField effect transistorsen_US
dc.subjectLeakage currentsen_US
dc.subjectMemory architectureen_US
dc.subjectRandom access storageen_US
dc.subjectComposite Metricsen_US
dc.subjectControl of energiesen_US
dc.subjectDynamic random access memoryen_US
dc.subjectElectrostatic controlen_US
dc.subjectOptimum performanceen_US
dc.subjectPerformance metricsen_US
dc.subjectPotential barriersen_US
dc.subjectTunnel field effect transistoren_US
dc.subjectDynamic random access storageen_US
dc.titleInsights into operation of planar tri-gate tunnel field effect transistor for dynamic memory applicationen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: