Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/5959
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Singh, Pooran | en_US |
dc.contributor.author | Vishvakarma, Santosh Kumar | en_US |
dc.date.accessioned | 2022-03-17T01:00:00Z | - |
dc.date.accessioned | 2022-03-17T15:45:08Z | - |
dc.date.available | 2022-03-17T01:00:00Z | - |
dc.date.available | 2022-03-17T15:45:08Z | - |
dc.date.issued | 2017 | - |
dc.identifier.citation | Vijayvargiya, V., Reniwal, B. S., Singh, P., & Vishvakarma, S. K. (2017). Impact of device engineering on analog/RF performances of tunnel field effect transistors. Semiconductor Science and Technology, 32(6) doi:10.1088/1361-6641/aa66bd | en_US |
dc.identifier.issn | 0268-1242 | - |
dc.identifier.other | EID(2-s2.0-85019567421) | - |
dc.identifier.uri | https://doi.org/10.1088/1361-6641/aa66bd | - |
dc.identifier.uri | https://dspace.iiti.ac.in/handle/123456789/5959 | - |
dc.description.abstract | The tunnel field effect transistor (TFET) and its analog/RF performance is being aggressively studied at device architecture level for low power SoC design. Therefore, in this paper we have investigated the influence of the gate-drain underlap (UL) and different dielectric materials for the spacer and gate oxide on DG-TFET (double gate TFET) and its analog/RF performance for low power applications. Here, it is found that the drive current behavior in DG-TFET with a UL feature while implementing dielectric material for the spacer is different in comparison to that of DG-FET. Further, hetero gate dielectric-based DG-TFET (HGDG-TFET) is more resistive against drain-induced barrier lowering (DIBL) as compared to DG-TFET with high-k (HK) gate dielectric. Along with that, as compared to DG-FET, this paper also analyses the attributes of UL and dielectric material on analog/RF performance of DG-TFET in terms of transconductance (gm ), transconductance generation factor (TGF), capacitance, intrinsic resistance (Rdcr), cut-off frequency (F T), and maximum oscillation frequency (F max). The LK spacer-based HGDG-TFET with a gate-drain UL has the potential to improve the RF performance of device. © 2017 IOP Publishing Ltd. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Institute of Physics Publishing | en_US |
dc.source | Semiconductor Science and Technology | en_US |
dc.subject | Dielectric materials | en_US |
dc.subject | Gate dielectrics | en_US |
dc.subject | High-k dielectric | en_US |
dc.subject | MOS devices | en_US |
dc.subject | System-on-chip | en_US |
dc.subject | Transconductance | en_US |
dc.subject | Cut-off frequency (fT) | en_US |
dc.subject | DG-TFET | en_US |
dc.subject | Maximum oscillation frequency | en_US |
dc.subject | Transconductance generation factors | en_US |
dc.subject | Tunnel field effect transistor | en_US |
dc.subject | Field effect transistors | en_US |
dc.title | Impact of device engineering on analog/RF performances of tunnel field effect transistors | en_US |
dc.type | Journal Article | en_US |
Appears in Collections: | Department of Electrical Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: