Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5959
Full metadata record
DC FieldValueLanguage
dc.contributor.authorSingh, Pooranen_US
dc.contributor.authorVishvakarma, Santosh Kumaren_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:45:08Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:45:08Z-
dc.date.issued2017-
dc.identifier.citationVijayvargiya, V., Reniwal, B. S., Singh, P., & Vishvakarma, S. K. (2017). Impact of device engineering on analog/RF performances of tunnel field effect transistors. Semiconductor Science and Technology, 32(6) doi:10.1088/1361-6641/aa66bden_US
dc.identifier.issn0268-1242-
dc.identifier.otherEID(2-s2.0-85019567421)-
dc.identifier.urihttps://doi.org/10.1088/1361-6641/aa66bd-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5959-
dc.description.abstractThe tunnel field effect transistor (TFET) and its analog/RF performance is being aggressively studied at device architecture level for low power SoC design. Therefore, in this paper we have investigated the influence of the gate-drain underlap (UL) and different dielectric materials for the spacer and gate oxide on DG-TFET (double gate TFET) and its analog/RF performance for low power applications. Here, it is found that the drive current behavior in DG-TFET with a UL feature while implementing dielectric material for the spacer is different in comparison to that of DG-FET. Further, hetero gate dielectric-based DG-TFET (HGDG-TFET) is more resistive against drain-induced barrier lowering (DIBL) as compared to DG-TFET with high-k (HK) gate dielectric. Along with that, as compared to DG-FET, this paper also analyses the attributes of UL and dielectric material on analog/RF performance of DG-TFET in terms of transconductance (gm ), transconductance generation factor (TGF), capacitance, intrinsic resistance (Rdcr), cut-off frequency (F T), and maximum oscillation frequency (F max). The LK spacer-based HGDG-TFET with a gate-drain UL has the potential to improve the RF performance of device. © 2017 IOP Publishing Ltd.en_US
dc.language.isoenen_US
dc.publisherInstitute of Physics Publishingen_US
dc.sourceSemiconductor Science and Technologyen_US
dc.subjectDielectric materialsen_US
dc.subjectGate dielectricsen_US
dc.subjectHigh-k dielectricen_US
dc.subjectMOS devicesen_US
dc.subjectSystem-on-chipen_US
dc.subjectTransconductanceen_US
dc.subjectCut-off frequency (fT)en_US
dc.subjectDG-TFETen_US
dc.subjectMaximum oscillation frequencyen_US
dc.subjectTransconductance generation factorsen_US
dc.subjectTunnel field effect transistoren_US
dc.subjectField effect transistorsen_US
dc.titleImpact of device engineering on analog/RF performances of tunnel field effect transistorsen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: