Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5965
Full metadata record
DC FieldValueLanguage
dc.contributor.authorNavlakha, Nupuren_US
dc.contributor.authorKranti, Abhinaven_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:45:11Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:45:11Z-
dc.date.issued2017-
dc.identifier.citationNavlakha, N., Lin, J. -., & Kranti, A. (2017). Retention and scalability perspective of sub-100-nm double gate tunnel FET DRAM. IEEE Transactions on Electron Devices, 64(4), 1561-1567. doi:10.1109/TED.2017.2662703en_US
dc.identifier.issn0018-9383-
dc.identifier.otherEID(2-s2.0-85014188886)-
dc.identifier.urihttps://doi.org/10.1109/TED.2017.2662703-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5965-
dc.description.abstractThis paper reports on the design optimization of double gate (DG) tunnel FET (TFET) for dynamic memory applications in sub-100-nm regime. It is shown that incorporation of lateral spacing (Lgap) between the gates, and an underlap region (Lun) between drain and back gate reduces state '0' degradation, which along with optimal biases, results in an improved Retention Time (RT) at 85 °C. The systematic design optimization increases RT from 80 to 300 ms with the use of Lgap at 85 °C, which can be further improved to 600 ms with the introduction of Lun. The careful investigation shows the back gate scaled down to 25 nm with a front gate region of 100 nm, and operation even at elevated temperatures (125 °C). The insights into DG TFET DRAM operation in terms of individual as well as total lengths highlights the RT enhancement by a factor of 3 with constant total length (200 nm) and an improved scalability with total length scaled down to 160 nm. This paper provides new opportunities to realize TFET-based DRAM with improved RT, scalability, and high temperature operation. © 2017 IEEE.en_US
dc.language.isoenen_US
dc.publisherInstitute of Electrical and Electronics Engineers Inc.en_US
dc.sourceIEEE Transactions on Electron Devicesen_US
dc.subjectDynamic random access storageen_US
dc.subjectHigh temperature operationsen_US
dc.subjectIntegrated circuit designen_US
dc.subjectMOS devicesen_US
dc.subjectScalabilityen_US
dc.subjectDesign optimizationen_US
dc.subjectDouble gate tunnel fetsen_US
dc.subjectDynamic memoryen_US
dc.subjectElevated temperatureen_US
dc.subjectRetention timeen_US
dc.subjectSystematic designsen_US
dc.subjectTotal lengthen_US
dc.subjectTunnel FET (TFET)en_US
dc.subjectField effect transistorsen_US
dc.titleRetention and Scalability Perspective of Sub-100-nm Double Gate Tunnel FET DRAMen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: