Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/5965
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Navlakha, Nupur | en_US |
dc.contributor.author | Kranti, Abhinav | en_US |
dc.date.accessioned | 2022-03-17T01:00:00Z | - |
dc.date.accessioned | 2022-03-17T15:45:11Z | - |
dc.date.available | 2022-03-17T01:00:00Z | - |
dc.date.available | 2022-03-17T15:45:11Z | - |
dc.date.issued | 2017 | - |
dc.identifier.citation | Navlakha, N., Lin, J. -., & Kranti, A. (2017). Retention and scalability perspective of sub-100-nm double gate tunnel FET DRAM. IEEE Transactions on Electron Devices, 64(4), 1561-1567. doi:10.1109/TED.2017.2662703 | en_US |
dc.identifier.issn | 0018-9383 | - |
dc.identifier.other | EID(2-s2.0-85014188886) | - |
dc.identifier.uri | https://doi.org/10.1109/TED.2017.2662703 | - |
dc.identifier.uri | https://dspace.iiti.ac.in/handle/123456789/5965 | - |
dc.description.abstract | This paper reports on the design optimization of double gate (DG) tunnel FET (TFET) for dynamic memory applications in sub-100-nm regime. It is shown that incorporation of lateral spacing (Lgap) between the gates, and an underlap region (Lun) between drain and back gate reduces state '0' degradation, which along with optimal biases, results in an improved Retention Time (RT) at 85 °C. The systematic design optimization increases RT from 80 to 300 ms with the use of Lgap at 85 °C, which can be further improved to 600 ms with the introduction of Lun. The careful investigation shows the back gate scaled down to 25 nm with a front gate region of 100 nm, and operation even at elevated temperatures (125 °C). The insights into DG TFET DRAM operation in terms of individual as well as total lengths highlights the RT enhancement by a factor of 3 with constant total length (200 nm) and an improved scalability with total length scaled down to 160 nm. This paper provides new opportunities to realize TFET-based DRAM with improved RT, scalability, and high temperature operation. © 2017 IEEE. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Institute of Electrical and Electronics Engineers Inc. | en_US |
dc.source | IEEE Transactions on Electron Devices | en_US |
dc.subject | Dynamic random access storage | en_US |
dc.subject | High temperature operations | en_US |
dc.subject | Integrated circuit design | en_US |
dc.subject | MOS devices | en_US |
dc.subject | Scalability | en_US |
dc.subject | Design optimization | en_US |
dc.subject | Double gate tunnel fets | en_US |
dc.subject | Dynamic memory | en_US |
dc.subject | Elevated temperature | en_US |
dc.subject | Retention time | en_US |
dc.subject | Systematic designs | en_US |
dc.subject | Total length | en_US |
dc.subject | Tunnel FET (TFET) | en_US |
dc.subject | Field effect transistors | en_US |
dc.title | Retention and Scalability Perspective of Sub-100-nm Double Gate Tunnel FET DRAM | en_US |
dc.type | Journal Article | en_US |
Appears in Collections: | Department of Electrical Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: