Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5992
Full metadata record
DC FieldValueLanguage
dc.contributor.authorKushwaha, C. B.en_US
dc.contributor.authorVishvakarma, Santosh Kumaren_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:45:24Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:45:24Z-
dc.date.issued2017-
dc.identifier.citationKushwah, C. B., Vishvakarma, S. K., & Dwivedi, D. (2017). A boostless write optimised single ended robust 7T SRAM cell for ultra-low power memory design. International Journal of Electronics Letters, 5(1), 13-25. doi:10.1080/21681724.2015.1082635en_US
dc.identifier.issn2168-1724-
dc.identifier.otherEID(2-s2.0-85043693171)-
dc.identifier.urihttps://doi.org/10.1080/21681724.2015.1082635-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5992-
dc.description.abstractA boostless 7T static random access memory SRAM cell with high writability, improved stability and reduced read failure is proposed. The proposed 7T utilises feedback cutting during write operation, which does not require a boosted supply for single access transistor. This technique enhances the writability of the SRAM cell at ultra-low voltage (ULV) supply without any write assist at 90 and 20 nm technology nodes. The proposed 7T SRAM cell has write trip point (WTP) at 85.25 mV, whereas 5T fails to write ‘1’. The mean to sigma ratio (µ/σ) is improved by a factor of 1.08× and 7.14× for hold static noise margin (HSNM) and read margin, respectively, as compared to standard 5T at 300 mV in UMC 90 nm process technology. This also saves 26.41% read and 22.72% write power as compared to 5T SRAM cell at 300 mV. Moreover 7T also shows an improvement of 2.91% in HSNM and 1.85% in read margin by using FinFET technology. © 2015 Informa UK Limited, trading as Taylor & Francis Group.en_US
dc.language.isoenen_US
dc.publisherTaylor and Francis Ltd.en_US
dc.sourceInternational Journal of Electronics Lettersen_US
dc.titleA boostless write optimised single ended robust 7T SRAM cell for ultra-low power memory designen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: