Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/6038
Full metadata record
DC FieldValueLanguage
dc.contributor.authorKranti, Abhinaven_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:45:46Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:45:46Z-
dc.date.issued2016-
dc.identifier.citationGupta, M., & Kranti, A. (2016). Sidewall spacer optimization for steep switching junctionless transistors. Semiconductor Science and Technology, 31(6) doi:10.1088/0268-1242/31/6/065017en_US
dc.identifier.issn0268-1242-
dc.identifier.otherEID(2-s2.0-84973351875)-
dc.identifier.urihttps://doi.org/10.1088/0268-1242/31/6/065017-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/6038-
dc.description.abstractIn this work, we analyze the impact of a high permittivity (high-κ) sidewall spacer and gate dielectric on the occurrence of sub-60 mV/decade subthreshold swing (S-swing) in symmetrical junctionless (JL) double gate (DG) transistors. It is shown that steep S-swing values (≤10 mV/decade) can be achieved in JL devices with a combination of a high permittivity (high-κ) gate dielectric and a narrow low permittivity (low-κ) sidewall spacer. Implementation of a wider high-κ spacer will diminish the degree of impact ionization by the influence of the fringing component of the gate electric field, and will not be useful for steep off-to-on current transition. A wider spacer with low-κ and a narrow spacer with high-κ permittivity will be useful to limit the latching effect that can occur at lower temperatures (250 K). For high temperature operation, the decrease in the impact ionization rate can be compensated by designing a JL transistor with a thicker silicon film. The work demonstrates opportunities to enhance impact ionization at sub bandgap voltages, and proposes optimal guidelines for selecting a sidewall spacer to facilitate steep switching in JL transistors. © 2016 IOP Publishing Ltd.en_US
dc.language.isoenen_US
dc.publisherInstitute of Physics Publishingen_US
dc.sourceSemiconductor Science and Technologyen_US
dc.subjectElectric fieldsen_US
dc.subjectGate dielectricsen_US
dc.subjectHigh temperature operationsen_US
dc.subjectMOSFET devicesen_US
dc.subjectPermittivityen_US
dc.subjectTransistorsen_US
dc.subjectDouble gate MOSFETen_US
dc.subjectDouble gate transistoren_US
dc.subjectHigh permittivityen_US
dc.subjectjunctionlessen_US
dc.subjectJunctionless transistorsen_US
dc.subjectLower temperaturesen_US
dc.subjectSidewall spaceren_US
dc.subjectSubthreshold swingen_US
dc.subjectImpact ionizationen_US
dc.titleSidewall spacer optimization for steep switching junctionless transistorsen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: