Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/6098
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Kranti, Abhinav | en_US |
dc.date.accessioned | 2022-03-17T01:00:00Z | - |
dc.date.accessioned | 2022-03-17T15:46:16Z | - |
dc.date.available | 2022-03-17T01:00:00Z | - |
dc.date.available | 2022-03-17T15:46:16Z | - |
dc.date.issued | 2015 | - |
dc.identifier.citation | Ghosh, D., & Kranti, A. (2015). Impact of channel doping and spacer architecture on analog/RF performance of low power junctionless MOSFETs. Semiconductor Science and Technology, 30(1) doi:10.1088/0268-1242/30/1/015002 | en_US |
dc.identifier.issn | 0268-1242 | - |
dc.identifier.other | EID(2-s2.0-84920439176) | - |
dc.identifier.uri | https://doi.org/10.1088/0268-1242/30/1/015002 | - |
dc.identifier.uri | https://dspace.iiti.ac.in/handle/123456789/6098 | - |
dc.description.abstract | This work reports on the significance of reducing channel doping and optimizing the spacer width to enhance analog/RF metrics of junctionless (JL) MOSFETs for operation at low current levels (∼30 μA μm-1). It is shown that optimally designed junctionless devices achieve 40-50% higher cut-off frequency (FT) and maximum oscillation frequency (FMAX), along with a 15% enhancement in intrinsic voltage gain (AVO) as compared to conventional junctionless (JL) transistors designed with a channel doping (Nd) of 1019 cm-3. The parasitic fringing capacitances are significantly reduced in optimized JL devices. The gain-bandwidth trade-off can be considerably improved around the analog 'sweet spot' as performance metrics are enhanced by 70-90%. Apart from the above benefits, the optimal JL design results in reduced sensitivity to variation in device parameters. Results will be useful for design and optimization of low power junctionless MOSFETs for analog/RF applications. © 2015 IOP Publishing Ltd. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Institute of Physics Publishing | en_US |
dc.source | Semiconductor Science and Technology | en_US |
dc.subject | Capacitance | en_US |
dc.subject | Economic and social effects | en_US |
dc.subject | Heterojunction bipolar transistors | en_US |
dc.subject | MOSFET devices | en_US |
dc.subject | Sensitivity analysis | en_US |
dc.subject | analog/RF | en_US |
dc.subject | Cut-off frequency (fT) | en_US |
dc.subject | Design and optimization | en_US |
dc.subject | Intrinsic voltage gains | en_US |
dc.subject | junctionless | en_US |
dc.subject | Junctionless transistor | en_US |
dc.subject | Maximum oscillation frequency | en_US |
dc.subject | MOS-FET | en_US |
dc.subject | Power MOSFET | en_US |
dc.title | Impact of channel doping and spacer architecture on analog/RF performance of low power junctionless MOSFETs | en_US |
dc.type | Journal Article | en_US |
Appears in Collections: | Department of Electrical Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: