Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/6098
Full metadata record
DC FieldValueLanguage
dc.contributor.authorKranti, Abhinaven_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:46:16Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:46:16Z-
dc.date.issued2015-
dc.identifier.citationGhosh, D., & Kranti, A. (2015). Impact of channel doping and spacer architecture on analog/RF performance of low power junctionless MOSFETs. Semiconductor Science and Technology, 30(1) doi:10.1088/0268-1242/30/1/015002en_US
dc.identifier.issn0268-1242-
dc.identifier.otherEID(2-s2.0-84920439176)-
dc.identifier.urihttps://doi.org/10.1088/0268-1242/30/1/015002-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/6098-
dc.description.abstractThis work reports on the significance of reducing channel doping and optimizing the spacer width to enhance analog/RF metrics of junctionless (JL) MOSFETs for operation at low current levels (∼30 μA μm-1). It is shown that optimally designed junctionless devices achieve 40-50% higher cut-off frequency (FT) and maximum oscillation frequency (FMAX), along with a 15% enhancement in intrinsic voltage gain (AVO) as compared to conventional junctionless (JL) transistors designed with a channel doping (Nd) of 1019 cm-3. The parasitic fringing capacitances are significantly reduced in optimized JL devices. The gain-bandwidth trade-off can be considerably improved around the analog 'sweet spot' as performance metrics are enhanced by 70-90%. Apart from the above benefits, the optimal JL design results in reduced sensitivity to variation in device parameters. Results will be useful for design and optimization of low power junctionless MOSFETs for analog/RF applications. © 2015 IOP Publishing Ltd.en_US
dc.language.isoenen_US
dc.publisherInstitute of Physics Publishingen_US
dc.sourceSemiconductor Science and Technologyen_US
dc.subjectCapacitanceen_US
dc.subjectEconomic and social effectsen_US
dc.subjectHeterojunction bipolar transistorsen_US
dc.subjectMOSFET devicesen_US
dc.subjectSensitivity analysisen_US
dc.subjectanalog/RFen_US
dc.subjectCut-off frequency (fT)en_US
dc.subjectDesign and optimizationen_US
dc.subjectIntrinsic voltage gainsen_US
dc.subjectjunctionlessen_US
dc.subjectJunctionless transistoren_US
dc.subjectMaximum oscillation frequencyen_US
dc.subjectMOS-FETen_US
dc.subjectPower MOSFETen_US
dc.titleImpact of channel doping and spacer architecture on analog/RF performance of low power junctionless MOSFETsen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: