Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/6148
Full metadata record
DC FieldValueLanguage
dc.contributor.authorKranti, Abhinaven_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:46:43Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:46:43Z-
dc.date.issued2012-
dc.identifier.citationGhosh, D., Parihar, M. S., Armstrong, G. A., & Kranti, A. (2012). Optimally designed moderately inverted double gate SOI MOSFETs for low-power RFICs. Semiconductor Science and Technology, 27(12) doi:10.1088/0268-1242/27/12/125004en_US
dc.identifier.issn0268-1242-
dc.identifier.otherEID(2-s2.0-84870288991)-
dc.identifier.urihttps://doi.org/10.1088/0268-1242/27/12/125004-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/6148-
dc.description.abstractA design methodology to significantly enhance peak values of two key analogue/RF performance metrics - gm2/Ids and gmfT/Ids - without degrading linearity metric (VIP3) in moderately inverted MOSFETs is demonstrated. An impressive improvement of 22% in gm2/Ids and more than twice in gmfT/Ids can be achieved by adopting optimal underlap source/drain (S/D) architecture instead of a conventional abrupt S/D design. Apart from the well-known reduction in the voltage gain (g m/gds), it is demonstrated that linearity degradation is expected to be a major bottleneck for scaling low-power and energy efficient devices into the nanometre regime. The optimal range of S/D profile parameters is identified by evaluating process and performance trade-offs associated with the underlap doping profile. A parameter sensitivity analysis shows that an optimally designed underlap S/D MOSFET exhibits greater tolerance to the variation of parameters as compared to conventional abrupt S/D devices. The results are significant for the design of low-power RFICs with advanced MOSFETs in emerging technologies. © 2012 IOP Publishing Ltd.en_US
dc.language.isoenen_US
dc.sourceSemiconductor Science and Technologyen_US
dc.subjectDesign Methodologyen_US
dc.subjectDoping profilesen_US
dc.subjectDouble gate SOIen_US
dc.subjectEmerging technologiesen_US
dc.subjectEnergy efficienten_US
dc.subjectLinearity degradationen_US
dc.subjectLow Poweren_US
dc.subjectMOS-FETen_US
dc.subjectMOSFETsen_US
dc.subjectNanometresen_US
dc.subjectOptimal rangesen_US
dc.subjectParameter sensitivitiesen_US
dc.subjectPeak valuesen_US
dc.subjectPerformance metricsen_US
dc.subjectPerformance trade-offen_US
dc.subjectProfile parametersen_US
dc.subjectVariation of Parametersen_US
dc.subjectVoltage gainen_US
dc.subjectEnergy efficiencyen_US
dc.subjectMOSFET devicesen_US
dc.subjectOptimal systemsen_US
dc.subjectOptimizationen_US
dc.subjectSilicon on insulator technologyen_US
dc.subjectDesignen_US
dc.titleOptimally designed moderately inverted double gate SOI MOSFETs for low-power RFICsen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: