Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/6157
Full metadata record
DC FieldValueLanguage
dc.contributor.authorKranti, Abhinaven_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:46:48Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:46:48Z-
dc.date.issued2011-
dc.identifier.citationDoria, R. T., Pavanello, M. A., Trevisoli, R. D., De Souza, M., Lee, C. -., Ferain, I., . . . Colinge, J. -. (2011). Junctionless multiple-gate transistors for analog applications. IEEE Transactions on Electron Devices, 58(8), 2511-2519. doi:10.1109/TED.2011.2157826en_US
dc.identifier.issn0018-9383-
dc.identifier.otherEID(2-s2.0-79960844666)-
dc.identifier.urihttps://doi.org/10.1109/TED.2011.2157826-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/6157-
dc.description.abstractThis paper presents the evaluation of the analog properties of nMOS junctionless (JL) multigate transistors, comparing their performance with those exhibited by inversion-mode (IM) trigate devices of similar dimensions. The study has been performed for devices operating in saturation as single-transistor amplifiers, and we have considered the dependence of the analog properties on fin width Wfin and temperature T. Furthermore, this paper aims at providing a physical insight into the analog parameters of JL transistors. For that, in addition to device characterization, 3-D device simulations were performed. It is shown that, depending on gate voltage, JL devices can present both larger Early voltage VEA and larger intrinsic voltage gain AV than IM devices of similar dimensions. In addition, VEA and AV are always improved in JL devices when the temperature is increased, whereas they present a maximum value around room temperature for IM transistors. © 2010 IEEE.en_US
dc.language.isoenen_US
dc.sourceIEEE Transactions on Electron Devicesen_US
dc.subject3D device simulationen_US
dc.subjectAnalog applicationsen_US
dc.subjectAnalog operationen_US
dc.subjectAnalog parametersen_US
dc.subjectDevice characterizationen_US
dc.subjectEarly voltageen_US
dc.subjectFin widthsen_US
dc.subjectGate voltagesen_US
dc.subjectjunctionless (JL) transistoren_US
dc.subjectMaximum valuesen_US
dc.subjectMultigate transistorsen_US
dc.subjectMultiple gate transistorsen_US
dc.subjectMultiple gatesen_US
dc.subjectRoom temperatureen_US
dc.subjectsilicon on insulatoren_US
dc.subjectTrigateen_US
dc.subjectVoltage gainen_US
dc.subjectEquipmenten_US
dc.subjectFins (heat exchange)en_US
dc.subjectSilicon on insulator technologyen_US
dc.subjectTransistorsen_US
dc.titleJunctionless multiple-gate transistors for analog applicationsen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: