Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/11246
Full metadata record
DC FieldValueLanguage
dc.contributor.authorAnshul, Adityaen_US
dc.contributor.authorBharath, K. K.en_US
dc.contributor.authorChaurasia, Rahulen_US
dc.contributor.authorSengupta, Anirbanen_US
dc.date.accessioned2023-01-23T14:08:58Z-
dc.date.available2023-01-23T14:08:58Z-
dc.date.issued2023-
dc.identifier.citationRathor, M., Anshul, A., Bharath, K., Chaurasia, R., & Sengupta, A. (2023). Quadruple phase watermarking during high level synthesis for securing reusable hardware intellectual property cores. Computers and Electrical Engineering, 105 doi:10.1016/j.compeleceng.2022.108476en_US
dc.identifier.issn0045-7906-
dc.identifier.otherEID(2-s2.0-85143596373)-
dc.identifier.urihttps://doi.org/10.1016/j.compeleceng.2022.108476-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/11246-
dc.description.abstractReusable hardware intellectual property (IP) cores play a significant role in the modern system on chip (SoC) designs. However, raging threats of IP piracy and IP ownership infringement sabotage revenue and reputation of genuine IP vendors. This paper presents a novel quadruple phase watermarking for securing hardware IP cores during high level synthesis (HLS). The proposed approach introduces several novelties: graph partitioning, encoding tree, and eightfold mapping to generate a robust watermarking signature. Further, embedding signature during four phases of HLS viz. scheduling, register binding, resource binding and interconnect binding leads to a high-quality watermark. The proposed results indicate multiple times lower Pc and higher tamper tolerance than previous approaches, at negligible design cost overhead. We achieved improvements in Pc and tamper tolerance up to 1018 and 1052 times respectively than related works. Finally, security and design cost tradeoff for various signature strengths is presented. © 2022 Elsevier Ltden_US
dc.language.isoenen_US
dc.publisherElsevier Ltden_US
dc.sourceComputers and Electrical Engineeringen_US
dc.subjectCrimeen_US
dc.subjectDigital signal processingen_US
dc.subjectHigh level synthesisen_US
dc.subjectIntellectual propertyen_US
dc.subjectIntellectual property coreen_US
dc.subjectProgrammable logic controllersen_US
dc.subjectTrees (mathematics)en_US
dc.subjectWatermarkingen_US
dc.subjectDesign costsen_US
dc.subjectDSPen_US
dc.subjectEmbeddingsen_US
dc.subjectEncoding treeen_US
dc.subjectGraph Partitioningen_US
dc.subjectHardware intellectual propertyen_US
dc.subjectHigh-level synthesisen_US
dc.subjectReusable intellectual property coreen_US
dc.subjectRobust watermarkingen_US
dc.subjectSystem on chips designen_US
dc.subjectSystem-on-chipen_US
dc.titleQuadruple phase watermarking during high level synthesis for securing reusable hardware intellectual property coresen_US
dc.typeJournal Articleen_US
dc.rights.licenseAll Open Access, Bronze-
Appears in Collections:Department of Computer Science and Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: