Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/11246
Title: | Quadruple phase watermarking during high level synthesis for securing reusable hardware intellectual property cores |
Authors: | Anshul, Aditya Bharath, K. K. Chaurasia, Rahul Sengupta, Anirban |
Keywords: | Crime;Digital signal processing;High level synthesis;Intellectual property;Intellectual property core;Programmable logic controllers;Trees (mathematics);Watermarking;Design costs;DSP;Embeddings;Encoding tree;Graph Partitioning;Hardware intellectual property;High-level synthesis;Reusable intellectual property core;Robust watermarking;System on chips design;System-on-chip |
Issue Date: | 2023 |
Publisher: | Elsevier Ltd |
Citation: | Rathor, M., Anshul, A., Bharath, K., Chaurasia, R., & Sengupta, A. (2023). Quadruple phase watermarking during high level synthesis for securing reusable hardware intellectual property cores. Computers and Electrical Engineering, 105 doi:10.1016/j.compeleceng.2022.108476 |
Abstract: | Reusable hardware intellectual property (IP) cores play a significant role in the modern system on chip (SoC) designs. However, raging threats of IP piracy and IP ownership infringement sabotage revenue and reputation of genuine IP vendors. This paper presents a novel quadruple phase watermarking for securing hardware IP cores during high level synthesis (HLS). The proposed approach introduces several novelties: graph partitioning, encoding tree, and eightfold mapping to generate a robust watermarking signature. Further, embedding signature during four phases of HLS viz. scheduling, register binding, resource binding and interconnect binding leads to a high-quality watermark. The proposed results indicate multiple times lower Pc and higher tamper tolerance than previous approaches, at negligible design cost overhead. We achieved improvements in Pc and tamper tolerance up to 1018 and 1052 times respectively than related works. Finally, security and design cost tradeoff for various signature strengths is presented. © 2022 Elsevier Ltd |
URI: | https://doi.org/10.1016/j.compeleceng.2022.108476 https://dspace.iiti.ac.in/handle/123456789/11246 |
ISSN: | 0045-7906 |
Type of Material: | Journal Article |
Appears in Collections: | Department of Computer Science and Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: