Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/11549
Full metadata record
DC FieldValueLanguage
dc.contributor.authorNirala, Rohit Kumaren_US
dc.contributor.authorRoy, Arghya Singhaen_US
dc.contributor.authorSemwal, Sandeepen_US
dc.contributor.authorRai, Niveditaen_US
dc.contributor.authorKranti, Abhinaven_US
dc.date.accessioned2023-04-11T11:16:20Z-
dc.date.available2023-04-11T11:16:20Z-
dc.date.issued2023-
dc.identifier.citationNirala, R. K., Roy, A. S., Semwal, S., Rai, N., & Kranti, A. (2023). Architectural evaluation of programmable transistor-based capacitorless DRAM for high-speed system-on-chip applications. Japanese Journal of Applied Physics, 62 doi:10.35848/1347-4065/acb0dben_US
dc.identifier.issn0021-4922-
dc.identifier.otherEID(2-s2.0-85147795218)-
dc.identifier.urihttps://doi.org/10.35848/1347-4065/acb0db-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/11549-
dc.description.abstractHigh-speed write/read operation and low energy consumption along with a lower footprint are prerequisites for one transistor (1 T) embedded DRAM (eDRAM). This work evaluates the suitability of two different reconfigurable transistors (RFET) architectures for implementing 1T-eDRAM based on key metrics such as high-temperature operation, speed, scalability, and energy consumption. Amongst the two topologies, a twin gate RFET (with one control and program gate each on top and bottom gate oxide) is better suited for 1T-eDRAM due to (i) fast write (∼1 ns) and read (∼1 ns) operations, (ii) scalability down to a total source-to-drain length of 60 nm, (iii) better sense margin, and (iv) lower energy consumption during write operation. However, RFET topology with two program gates and one control gates (each on top and bottom gate oxide) shows an enhanced retention time but at the expense of higher energy consumption which may be a challenge for energy efficient system-on-chip applications. © 2023 The Japan Society of Applied Physics.en_US
dc.language.isoenen_US
dc.publisherInstitute of Physicsen_US
dc.sourceJapanese Journal of Applied Physicsen_US
dc.subjectApplication programsen_US
dc.subjectApplication specific integrated circuitsen_US
dc.subjectEnergy efficiencyen_US
dc.subjectEnergy utilizationen_US
dc.subjectGates (transistor)en_US
dc.subjectProgrammable logic controllersen_US
dc.subjectReconfigurable architecturesen_US
dc.subjectScalabilityen_US
dc.subjectSystem-on-chipen_US
dc.subjectAccess timeen_US
dc.subjectBottom gateen_US
dc.subjectCapacitor-lessen_US
dc.subjectCapacitorless embedded DRAMen_US
dc.subjectEmbedded DRAMen_US
dc.subjectGate oxideen_US
dc.subjectLow energy consumptionen_US
dc.subjectReconfigurable transistorsen_US
dc.subjectSystem on Chip applicationen_US
dc.subjectTop gateen_US
dc.subjectTopologyen_US
dc.titleArchitectural evaluation of programmable transistor-based capacitorless DRAM for high-speed system-on-chip applicationsen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: