Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/11636
Full metadata record
DC FieldValueLanguage
dc.contributor.authorVishvakarma, Santosh Kumaren_US
dc.date.accessioned2023-05-03T15:04:16Z-
dc.date.available2023-05-03T15:04:16Z-
dc.date.issued2023-
dc.identifier.citationSreenivasulu, V. B., Kumari, N. A., Lokesh, V., Vishvakarma, S. K., & Narendar, V. (2023). Common source amplifier and ring oscillator circuit performance optimization using multi-bridge channel FETs. ECS Journal of Solid State Science and Technology, 12(2) doi:10.1149/2162-8777/acbb9een_US
dc.identifier.issn2162-8769-
dc.identifier.otherEID(2-s2.0-85148772277)-
dc.identifier.urihttps://doi.org/10.1149/2162-8777/acbb9e-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/11636-
dc.description.abstractIn this paper the DC, analog/RF device and circuit applications of nanosheet (NS) FET is performed. To enhance power performance co-optimization geometry parameters like NS width (NSW) and NS thickness (NSH) are varied for high performance (HP) and low power (LP) applications. A rise in 1.47x in I ON and a rise of 5.8x in I OFF is noticed with increase in NSH due to enlarged effective width (W eff). In addition, a rise of 3.8x in I ON and a fall of 76.4% in I OFF is noticed with higher NSW. Larger the NSW ensures better transconductance (gm), transconductance generation factor (TGF), cut-off frequency (f T), gain-band width product (GBW), transconductance frequency product (TFP), and intrinsic delay (τ). The optimized supply voltage (V DD) for maximum voltage gain of common source (CS) amplifier and 3 stage ring oscillators (RO) with varied NSW is performed. Moreover, the impact of number of stages (N) of 3 stage RO for better frequency of oscillations (f OSC) is studied towards high frequency circuit applications. © 2023 The Electrochemical Society (“ECS”). Published on behalf of ECS by IOP Publishing Limited.en_US
dc.language.isoenen_US
dc.publisherInstitute of Physicsen_US
dc.sourceECS Journal of Solid State Science and Technologyen_US
dc.subjectCircuit oscillationsen_US
dc.subjectTiming circuitsen_US
dc.subjectTransconductanceen_US
dc.subject5 nm technology node.en_US
dc.subjectAmplifiers and ringsen_US
dc.subjectAnalog/RFen_US
dc.subjectCircuit applicationen_US
dc.subjectCommonsource amplifiersen_US
dc.subjectNanosheet FETen_US
dc.subjectRing oscillator circuitsen_US
dc.subjectStage ring oscillatorsen_US
dc.subjectTechnology nodesen_US
dc.subjectVerilog-Aen_US
dc.subjectNanosheetsen_US
dc.titleCommon Source Amplifier and Ring Oscillator Circuit Performance Optimization Using Multi-Bridge Channel FETsen_US
dc.typeJournal Articleen_US
dc.rights.licenseAll Open Access, Bronze-
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: