Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/13939
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.advisor | Vishvakarma, Santosh Kumar | - |
dc.contributor.author | Kumar, Ravi | - |
dc.date.accessioned | 2024-07-15T12:20:05Z | - |
dc.date.available | 2024-07-15T12:20:05Z | - |
dc.date.issued | 2024-07-08 | - |
dc.identifier.uri | https://dspace.iiti.ac.in/handle/123456789/13939 | - |
dc.description.abstract | Modern Systems-on-Chip (SoCs) integrate various subsystems on a single chip operating at different clock speeds. Clocking support to these subsystems is provided by numerous Phase Locked Loops which take off-chip crystal output as a reference and generate high-speed on-chip clock signal providing multiple clocks to SoC. Figure 1.1 shows an example of such SoC which boasts ⇠20 PLLs for clock generation and accounts for 7% of total SoC power [1]. The SoC is made up of elements such as the CPU, GPU, DDR, PCIe, and others that operate at frequencies between a few MHz and GHz. One of SoC’s serial link communication systems, PCIe operates at a very high speed and has stringent noise performance specifications for its input and output clock signals. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Department of Electrical Engineering, IIT Indore | en_US |
dc.relation.ispartofseries | TH623; | - |
dc.subject | Electrical Engineering | en_US |
dc.title | Low power CMOS integrated circuits for phase-locked loop frequency synthesizers | en_US |
dc.type | Thesis_Ph.D | en_US |
Appears in Collections: | Department of Electrical Engineering_ETD |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
TH_623_Ravi_Kumar_1501102005.pdf | 13.2 MB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: