Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/16305
Title: | Time-Bomb HLS Trojan for Performance Degradation Payload |
Authors: | Sengupta, Anirban Bhui, Nabendu |
Issue Date: | 2025 |
Publisher: | IEEE Computer Society |
Citation: | Sengupta, A., & Bhui, N. (2025). Time-Bomb HLS Trojan for Performance Degradation Payload. IEEE Design and Test. https://doi.org/10.1109/MDAT.2025.3575356 |
Abstract: | High-level synthesis (HLS) plays a pivotal role in the design of hardware intellectual property (IP) designs, especially from the domain of image/video processing, multimedia etc. However, backdoor hardware Trojans (HT) can be inserted in the HLS design flow to compromise the produced register transfer level (RTL) IP design. This paper presents a novel time-bomb triggering HLS Trojan with significant performance degradation (PD) payload. The proposed PD-HT can be covertly inserted in the mux-based interconnect design stage of HLS process and is stealthy/evasive by nature as it can be activated only through a specific rare-event triggering condition (by an attacker). Results and analysis revealed that the proposed HLS Trojan can cause significantly higher performance degradation (~ avg. 35 %) than prior HLS Trojan attack, at lower area overhead (avg.< 2.9 %). © 2013 IEEE. |
URI: | https://dx.doi.org/10.1109/MDAT.2025.3575356 https://dspace.iiti.ac.in:8080/jspui/handle/123456789/16305 |
ISSN: | 2168-2356 |
Type of Material: | Journal Article |
Appears in Collections: | Department of Computer Science and Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: