Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/17362
Full metadata record
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.advisor | Kranti, Abhinav | - |
| dc.contributor.author | Alam, Abu Said Parvej | - |
| dc.date.accessioned | 2025-12-09T10:00:30Z | - |
| dc.date.available | 2025-12-09T10:00:30Z | - |
| dc.date.issued | 2025-05-22 | - |
| dc.identifier.uri | https://dspace.iiti.ac.in:8080/jspui/handle/123456789/17362 | - |
| dc.description.abstract | Embedded DRAM (eDRAM) architectures have been driven by growing need for energy-efficient and high-density memory. The 2-Transistor 0 Capacitor (2T0C) Gain Cell (GC) appears as compact logic compatible substitute for traditional 1T1C DRAMs. However, a main drawback of the 2T0C GC is its low Data Retention Time (DRT), which is primarily degraded due to capacitive coupling and leakage currents at advanced technology nodes. This thesis explores an effective approach to enhance DRT by using Double Gate (DG) topology with 2T pMOS-only GC structure at the 28 nm technology node. DG transistors offer better electrostatic control over the channel, boost driving current and reduced leakage current, and tunable threshold voltages through independent gate operation, all of which are crucial for GC. Important contribution of this thesis includes a two-step DRT enhancement approach. First, minimizing capacitive coupling by independent gate bias operation to allow a larger voltage difference (ΔV) between to logic levels. Second, suppressing leakage by degradation rate. The thesis work also analyses the effects of high temperature operation and supply voltage downscaling on DRT. | en_US |
| dc.language.iso | en | en_US |
| dc.publisher | Department of Electrical Engineering, IIT Indore | en_US |
| dc.relation.ispartofseries | MT364; | - |
| dc.subject | Electrical Engineering | en_US |
| dc.title | Design optimization of pMOS only eDRAM macro cell at 28 nm node | en_US |
| dc.type | Thesis_M.Tech | en_US |
| Appears in Collections: | Department of Electrical Engineering_ETD | |
Files in This Item:
| File | Description | Size | Format | |
|---|---|---|---|---|
| MT_364_Abu_Said_Parvej_Alam_2302102016.pdf | 3.04 MB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: