Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/17491
Full metadata record
DC FieldValueLanguage
dc.contributor.advisorKranti, Abhinav-
dc.contributor.authorNirala, Rohit Kumar-
dc.date.accessioned2025-12-20T11:06:58Z-
dc.date.available2025-12-20T11:06:58Z-
dc.date.issued2025-11-17-
dc.identifier.urihttps://dspace.iiti.ac.in:8080/jspui/handle/123456789/17491-
dc.description.abstractThe evolution of transistor architecture from conventional planar to three-dimensional vertical nanosheet or nanowire coupled with innovation through low power Silicon-on-Insulator (SOI) technology has largely contributed to enhancing transistor density in modern chips. Despite critical innovations in transistor architecture and reduction of parasitic components, a fundamental limitation of Complementary Metal Oxide Semiconductor (CMOS) technology is the requirement of separate n-type and p-type transistors to implement logic circuits. If the polarity (type of transistor) could be obtained through bias in the same structure (device) then separate transistors would not be needed for implementing logic circuits. A three gated (3-gated) reconfigurable MOSFET, also known as reconfigurable field effect transistor (RFET), permits selective carrier injection through modulation of metal-semiconductor (M-S) Schottky contact with an additional gate for channel control.en_US
dc.language.isoenen_US
dc.publisherDepartment of Electrical Engineering, IIT Indoreen_US
dc.relation.ispartofseriesTH773;-
dc.subjectElectrical Engineeringen_US
dc.titleA critical assessment of realizing capacitorless dram with innovative reconfigurable mosfetsen_US
dc.typeThesis_Ph.Den_US
Appears in Collections:Department of Electrical Engineering_ETD

Files in This Item:
File Description SizeFormat 
TH_773_Rohit_Kumar Nirala_2001102005.pdf6.34 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: