Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/4982
Title: | Protecting IP core during architectural synthesis using HLT-based obfuscation |
Authors: | Sengupta, Anirban Roy, Dipanjan |
Keywords: | Costs;Data flow analysis;Data flow graphs;Flow graphs;Intellectual property core;Particle swarm optimization (PSO);Architectural synthesis;Design costs;High-level transformations;IP design;Multiple stages;Particle swarm optimisation;Robust designs;Tree height;Integrated circuit design |
Issue Date: | 2017 |
Publisher: | Institution of Engineering and Technology |
Citation: | Sengupta, A., & Roy, D. (2017). Protecting IP core during architectural synthesis using HLT-based obfuscation. Electronics Letters, 53(13), 849-851. doi:10.1049/el.2017.1329 |
Abstract: | For protecting an intellectual property (IP) core, it must be harder to reverse engineer. Structural obfuscation can play an important role in achieving this goal. A novel structural obfuscation methodology during architectural synthesis using multiple compiler-based highlevel transformations (HLTs) that yield functionally equivalent designs (data flow graphs) which are camouflaged in identity is proposed. The proposed obfuscation methodology is driven through a number of HLT techniques such as redundant operation elimination, logic transformation and tree height transformation. In addition to performing obfuscation, performing area-delay tradeoff during exploring low-cost obfuscated design is also possible using these HLT techniques in the proposed methodology. Owing to multiple stages of HLT incorporated in the proposed approach during obfuscation, it yields a highly robust design which on integration with particle swarm optimisation-based exploration framework produced low-cost obfuscated IP designs. Results of the proposed approach yielded an enhancement in strength of obfuscation of 20.19% and reduction in obfuscated design cost of 59.66% compared with a similar approach. |
URI: | https://doi.org/10.1049/el.2017.1329 https://dspace.iiti.ac.in/handle/123456789/4982 |
ISSN: | 0013-5194 |
Type of Material: | Journal Article |
Appears in Collections: | Department of Computer Science and Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: