Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5007
Full metadata record
DC FieldValueLanguage
dc.contributor.authorSengupta, Anirbanen_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:36:27Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:36:27Z-
dc.date.issued2016-
dc.identifier.citationSengupta, A., & Bhadauria, S. (2016). Exploring low cost optimal watermark for reusable IP cores during high level synthesis. IEEE Access, 4, 2198-2215. doi:10.1109/ACCESS.2016.2552058en_US
dc.identifier.issn2169-3536-
dc.identifier.otherEID(2-s2.0-84979831156)-
dc.identifier.urihttps://doi.org/10.1109/ACCESS.2016.2552058-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5007-
dc.description.abstractThe challenges in the current design process for consumer electronics products include greater complexity and stiff time-to-market pressure, which has led to the usage of reusable intellectual property (IP) cores (such as JPEG and MPEG) as a sustainable solution. This has led to the domain of IP protection for anti-piracy as an important subject of research for a system design. Watermarking is expected to provide the best protection of authorship when applied at higher levels, i.e., during high-level synthesis. It is also well acknowledged that watermark insertion is non-trivial, as it is very difficult to choose a strong signature that results in higher security and less area overhead among available design solutions. This paper presents a novel multi-variable signature encoding for embedding a dynamic watermark in an IP design during architectural synthesis that provides enhanced security against typical attacks. Owing to the involvement of multiple (four) variables in the proposed signature, it is difficult to realize the signature without complete encoding knowledge of the four variables. Second, our approach aims to optimize the embedding cost of the watermark by exploring a low-cost solution through particle swarm optimization-driven design space exploration based on area-delay constraints. Comparison with a recent technique indicated that our watermark incurs lower embedding cost, lower runtime, and less storage hardware. © 2016 IEEE.en_US
dc.language.isoenen_US
dc.publisherInstitute of Electrical and Electronics Engineers Inc.en_US
dc.sourceIEEE Accessen_US
dc.subjectCostsen_US
dc.subjectEncoding (symbols)en_US
dc.subjectHigh level synthesisen_US
dc.subjectIntellectual property coreen_US
dc.subjectMultivariable systemsen_US
dc.subjectOptimizationen_US
dc.subjectParticle swarm optimization (PSO)en_US
dc.subjectSignal encodingen_US
dc.subjectSystems analysisen_US
dc.subjectArchitectural synthesisen_US
dc.subjectConsumer electronics productsen_US
dc.subjectDelay constraintsen_US
dc.subjectDesign abstractionsen_US
dc.subjectDesign space explorationen_US
dc.subjectIP securityen_US
dc.subjectSustainable solutionen_US
dc.subjectWatermark insertionen_US
dc.subjectWatermarkingen_US
dc.titleExploring Low Cost Optimal Watermark for Reusable IP Cores during High Level Synthesisen_US
dc.typeJournal Articleen_US
dc.rights.licenseAll Open Access, Gold-
Appears in Collections:Department of Computer Science and Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: