Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5007
Title: Exploring Low Cost Optimal Watermark for Reusable IP Cores during High Level Synthesis
Authors: Sengupta, Anirban
Keywords: Costs;Encoding (symbols);High level synthesis;Intellectual property core;Multivariable systems;Optimization;Particle swarm optimization (PSO);Signal encoding;Systems analysis;Architectural synthesis;Consumer electronics products;Delay constraints;Design abstractions;Design space exploration;IP security;Sustainable solution;Watermark insertion;Watermarking
Issue Date: 2016
Publisher: Institute of Electrical and Electronics Engineers Inc.
Citation: Sengupta, A., & Bhadauria, S. (2016). Exploring low cost optimal watermark for reusable IP cores during high level synthesis. IEEE Access, 4, 2198-2215. doi:10.1109/ACCESS.2016.2552058
Abstract: The challenges in the current design process for consumer electronics products include greater complexity and stiff time-to-market pressure, which has led to the usage of reusable intellectual property (IP) cores (such as JPEG and MPEG) as a sustainable solution. This has led to the domain of IP protection for anti-piracy as an important subject of research for a system design. Watermarking is expected to provide the best protection of authorship when applied at higher levels, i.e., during high-level synthesis. It is also well acknowledged that watermark insertion is non-trivial, as it is very difficult to choose a strong signature that results in higher security and less area overhead among available design solutions. This paper presents a novel multi-variable signature encoding for embedding a dynamic watermark in an IP design during architectural synthesis that provides enhanced security against typical attacks. Owing to the involvement of multiple (four) variables in the proposed signature, it is difficult to realize the signature without complete encoding knowledge of the four variables. Second, our approach aims to optimize the embedding cost of the watermark by exploring a low-cost solution through particle swarm optimization-driven design space exploration based on area-delay constraints. Comparison with a recent technique indicated that our watermark incurs lower embedding cost, lower runtime, and less storage hardware. © 2016 IEEE.
URI: https://doi.org/10.1109/ACCESS.2016.2552058
https://dspace.iiti.ac.in/handle/123456789/5007
ISSN: 2169-3536
Type of Material: Journal Article
Appears in Collections:Department of Computer Science and Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: