Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/5162
Title: | Hardware Watermarking Using Polymorphic Inverter Designs Based on Reconfigurable Nanotechnologies |
Authors: | Rai, Shubham Rupani, Ansh Nath, Pallab Kumar, Akash |
Keywords: | Computer hardware;Nanowires;VLSI circuits;Watermarking;Area overhead;Encoding schemes;Fabrication method;Ip piracies;Logic networks;Reconfigurable;Tunable polarities;Watermarking algorithms;Reconfigurable hardware |
Issue Date: | 2019 |
Publisher: | IEEE Computer Society |
Citation: | Rai, S., Rupani, A., Nath, P., & Kumar, A. (2019). Hardware watermarking using polymorphic inverter designs based on reconfigurable nanotechnologies. Paper presented at the Proceedings of IEEE Computer Society Annual Symposium on VLSI, ISVLSI, , 2019-July 663-669. doi:10.1109/ISVLSI.2019.00123 |
Abstract: | We present here two watermarking techniques as a countermeasure to IC overbuilding and IP piracy by employing an encoding scheme using polymorphic inverter designs based on reconfigurable nanowire technologies. We employ a fabrication method unique to nanowire technologies which enables fixing of a node in the logic network to either 0 or 1. This technique allows fixing implicit don't care nodes to drive polymorphic inverters in a predetermined way, thereby contributing to the watermark. For a 64-bit signature, an area overhead of 0.72% and 2.14%, and an extremely low average probability of coincidence of 3.3x10-47 and 3.52x10-53 are obtained for our watermarking techniques for EPFL and IWLS benchmarks. © 2019 IEEE. |
URI: | https://doi.org/10.1109/ISVLSI.2019.00123 https://dspace.iiti.ac.in/handle/123456789/5162 |
ISBN: | 9781538670996 |
ISSN: | 2159-3469 |
Type of Material: | Conference Paper |
Appears in Collections: | Department of Electrical Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: