Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/5191
Title: | A Write-Improved Half-Select-Free Low-Power 11T Subthreshold SRAM with Double Adjacent Error Correction for FPGA-LUT Design |
Authors: | Sharma, Vishal Bisht, Pranshu Dalal, Abhishek Vishvakarma, Santosh Kumar |
Keywords: | Cells;Cytology;Error correction;Field programmable gate arrays (FPGA);Integrated circuit design;Memory architecture;Radiation hardening;Table lookup;VLSI circuits;Correction techniques;Leakage power;Read static noise margin (RSNM);Soft-error tolerance;Static noise margin;Static random access memory;Sub-threshold SRAM;Subthreshold sram cells;Static random access storage |
Issue Date: | 2019 |
Publisher: | Springer Verlag |
Citation: | Sharma, V., Bisht, P., Dalal, A., Chouhan, S. S., Jattana, H. S., & Vishvakarma, S. K. (2019). A write-improved half-select-free low-power 11T subthreshold SRAM with double adjacent error correction for FPGA-LUT design doi:10.1007/978-981-13-5950-7_46 |
Abstract: | This work presents a new bit-interleaving low-power 11T subthreshold SRAM cell with the Data-Dependent Partial-Feedback Cutting to improve the write ability. The isolated read path of 11T enhances the read static noise margin (RSNM) which is equivalent to that of its hold SNM (HSNM), while the incorporated PMOS stacking in each of the inverter helps to reduce the leakage power of the cell. The half-select free behavior of the proposed 11T cell facilitates the bit-interleaving architecture of memory array that reduces the multi-bits error occurrence in a single word of data, and thus enhance the soft error tolerance. Using the proposed cell, a four-input FPGA lookup table (LUT) has been implemented working on 0.4V supply, which consumes 0.59 less leakage power as compared to that of 6T LUT. Finally, a two adjacent bits error correction technique is also suggested to incorporate with the proposed bit-interleaving 11T array, so that the effect of soft error can almost be neglected. It consumes comparable leakage and read access energy to that of one-bit error correcting conventional hamming code. © 2019, Springer Nature Singapore Pte Ltd. |
URI: | https://doi.org/10.1007/978-981-13-5950-7_46 https://dspace.iiti.ac.in/handle/123456789/5191 |
ISBN: | 9789811359491 |
ISSN: | 1865-0929 |
Type of Material: | Conference Paper |
Appears in Collections: | Department of Electrical Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: