Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5437
Title: Ultra-low power sub-threshold SRAM cell design to improve read static noise margin
Authors: Kushwaha, C. B.
Vishvakarma, Santosh Kumar
Keywords: 45nm technology;6T-SRAM;Bit lines;Cell stability;Circuit designs;Circuit techniques;Design issues;Enhanced stability;MOS-FET;Process Variation;Read margin;Read operation;RSNM;SRAM Cell;Sram cell stability;Static noise margin;Static random access memory;Sub-threshold SRAM;Subthreshold;Subthreshold operation;ULP;Ultra-low power;Ultralow voltage;Cells;Cytology;Design;Electron beam lithography;Integrated circuit manufacture;Low power electronics;Threshold voltage;Static random access storage
Issue Date: 2012
Citation: Kushwah, C., & Vishvakarma, S. K. (2012). Ultra-low power sub-threshold SRAM cell design to improve read static noise margin doi:10.1007/978-3-642-31494-0_16
Abstract: Sub-threshold circuit design is a prevalent selection for ultra-low power (ULP) systems. Static random access memory (SRAM) is an important component in these systems therefore ultra-low power SRAM has become popular. Operation of standard 6T SRAM at sub or near-threshold voltages is unfeasible, predominantly due to degraded static noise margin (SNM) and fluctuations in MOSFET currents because of process variations at ultra-low voltages. Hence, many researchers have deliberated divergent configuration SRAMs for sub-threshold operations having 8T, 9T and 10T bit-cells for enhanced stability. Sub-threshold SRAMs have many important design issues such as cell stability, leakage current and area. In this paper, we give a deep insight of sub-threshold SRAM cell design issues and discuss several important circuit techniques. We emphasize on SRAM cell stability during read operation, develop read port circuits to design an ultra-low power sub-threshold SRAM cell. We propose 9T bit-cell that effectively improve read margin, thereby achieving high cell stability at 45nm technology node. The proposed design shows the full functionality of SRAM cell at a voltage down to around 500-200mV. The proposed design employs standard circuit techniques to improve read margins, as well as to allow a large number of bit-cells on single bit-line. © 2012 Springer-Verlag.
URI: https://doi.org/10.1007/978-3-642-31494-0_16
https://dspace.iiti.ac.in/handle/123456789/5437
ISBN: 9783642314933
ISSN: 0302-9743
Type of Material: Conference Paper
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: