Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5897
Full metadata record
DC FieldValueLanguage
dc.contributor.authorVishvakarma, Santosh Kumaren_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:44:40Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:44:40Z-
dc.date.issued2017-
dc.identifier.citationBeohar, A., Yadav, N., & Vishvakarma, S. K. (2017). Analysis of trap-assisted tunnelling in asymmetrical underlap 3D-cylindrical GAA-TFET based on hetero-spacer engineering for improved device reliability. Micro and Nano Letters, 12(12), 982-986. doi:10.1049/mnl.2017.0311en_US
dc.identifier.issn1750-0443-
dc.identifier.otherEID(2-s2.0-85040070495)-
dc.identifier.urihttps://doi.org/10.1049/mnl.2017.0311-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/5897-
dc.description.abstractA unique design for an asymmetrical underlap (AU) cylindrical-gate-all-around (GAA)-n-tunnel field effect transistor (TFET) based on heterospacer engineering with trap-assisted tunnelling (TAT) for reliability concern is proposed and validated. Here, DC and analogue performances such as ION, IOFF, SS, ION/IOFF, Cgs, and Cgd have been investigated, while included TAT model and compared the examined device with AU GAA-TFET based on homo-spacer (HS) dielectric. On the basis of observation, the proposed device increases ON current as high as 2.1 × 10-6 A/μm, which corresponds to 1024 times improvement in ION/IOFF when compared with device based on HS. It also suppresses ambipolar behaviour with fast switching ON-OFF transition due to low leakage current (IOFF). These performances are mainly produced due to AU and low-k spacer dielectric which is replaced by high-k dielectric over source side spacer of the device, whereas drain side spacer is placed with high-k material along with increase in series resistance across drain-channel junction caused by drain underlap. Low-k spacer reduces the fringing field, and the depletion does not form at the source-gate edge, hence high source-channel tunnelling junction. © The Institution of Engineering and Technology 2017.en_US
dc.language.isoenen_US
dc.publisherInstitution of Engineering and Technologyen_US
dc.sourceMicro and Nano Lettersen_US
dc.subjectElectric resistanceen_US
dc.subjectField effect transistorsen_US
dc.subjectHigh-k dielectricen_US
dc.subjectIonsen_US
dc.subjectLeakage currentsen_US
dc.subjectLow-k dielectricen_US
dc.subjectReliability analysisen_US
dc.subjectChannel junctionsen_US
dc.subjectDevice reliabilityen_US
dc.subjectHigh-k materialsen_US
dc.subjectLow-leakage currenten_US
dc.subjectSeries resistancesen_US
dc.subjectTrap assisted tunnellingen_US
dc.subjectTunnel field effect transistoren_US
dc.subjectTunnelling junctionsen_US
dc.subjectTunnelsen_US
dc.titleAnalysis of trap-assisted tunnelling in asymmetrical underlap 3D-cylindrical GAA-TFET based on hetero-spacer engineering for improved device reliabilityen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: