Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/5897
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Vishvakarma, Santosh Kumar | en_US |
dc.date.accessioned | 2022-03-17T01:00:00Z | - |
dc.date.accessioned | 2022-03-17T15:44:40Z | - |
dc.date.available | 2022-03-17T01:00:00Z | - |
dc.date.available | 2022-03-17T15:44:40Z | - |
dc.date.issued | 2017 | - |
dc.identifier.citation | Beohar, A., Yadav, N., & Vishvakarma, S. K. (2017). Analysis of trap-assisted tunnelling in asymmetrical underlap 3D-cylindrical GAA-TFET based on hetero-spacer engineering for improved device reliability. Micro and Nano Letters, 12(12), 982-986. doi:10.1049/mnl.2017.0311 | en_US |
dc.identifier.issn | 1750-0443 | - |
dc.identifier.other | EID(2-s2.0-85040070495) | - |
dc.identifier.uri | https://doi.org/10.1049/mnl.2017.0311 | - |
dc.identifier.uri | https://dspace.iiti.ac.in/handle/123456789/5897 | - |
dc.description.abstract | A unique design for an asymmetrical underlap (AU) cylindrical-gate-all-around (GAA)-n-tunnel field effect transistor (TFET) based on heterospacer engineering with trap-assisted tunnelling (TAT) for reliability concern is proposed and validated. Here, DC and analogue performances such as ION, IOFF, SS, ION/IOFF, Cgs, and Cgd have been investigated, while included TAT model and compared the examined device with AU GAA-TFET based on homo-spacer (HS) dielectric. On the basis of observation, the proposed device increases ON current as high as 2.1 × 10-6 A/μm, which corresponds to 1024 times improvement in ION/IOFF when compared with device based on HS. It also suppresses ambipolar behaviour with fast switching ON-OFF transition due to low leakage current (IOFF). These performances are mainly produced due to AU and low-k spacer dielectric which is replaced by high-k dielectric over source side spacer of the device, whereas drain side spacer is placed with high-k material along with increase in series resistance across drain-channel junction caused by drain underlap. Low-k spacer reduces the fringing field, and the depletion does not form at the source-gate edge, hence high source-channel tunnelling junction. © The Institution of Engineering and Technology 2017. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Institution of Engineering and Technology | en_US |
dc.source | Micro and Nano Letters | en_US |
dc.subject | Electric resistance | en_US |
dc.subject | Field effect transistors | en_US |
dc.subject | High-k dielectric | en_US |
dc.subject | Ions | en_US |
dc.subject | Leakage currents | en_US |
dc.subject | Low-k dielectric | en_US |
dc.subject | Reliability analysis | en_US |
dc.subject | Channel junctions | en_US |
dc.subject | Device reliability | en_US |
dc.subject | High-k materials | en_US |
dc.subject | Low-leakage current | en_US |
dc.subject | Series resistances | en_US |
dc.subject | Trap assisted tunnelling | en_US |
dc.subject | Tunnel field effect transistor | en_US |
dc.subject | Tunnelling junctions | en_US |
dc.subject | Tunnels | en_US |
dc.title | Analysis of trap-assisted tunnelling in asymmetrical underlap 3D-cylindrical GAA-TFET based on hetero-spacer engineering for improved device reliability | en_US |
dc.type | Journal Article | en_US |
Appears in Collections: | Department of Electrical Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: