Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/5910
Title: | Overcoming the drawback of lower sense margin in tunnel FET based dynamic memory along with enhanced charge retention and scalability |
Authors: | Navlakha, Nupur Kranti, Abhinav |
Keywords: | Dynamic random access storage;Economic and social effects;Electron tunneling;Field effect transistors;Leakage currents;MOS devices;Scalability;Band to band tunneling;Double-gate architecture;Electrostatic control;Proposed architectures;Retention time;sense margin;Short-channel effect;Tunnel field effect transistor;Memory architecture |
Issue Date: | 2017 |
Publisher: | Institute of Physics Publishing |
Citation: | Navlakha, N., & Kranti, A. (2017). Overcoming the drawback of lower sense margin in tunnel FET based dynamic memory along with enhanced charge retention and scalability. Nanotechnology, 28(44) doi:10.1088/1361-6528/aa8805 |
Abstract: | The work reports on the use of a planar tri-gate tunnel field effect transistor (TFET) to operate as dynamic memory at 85 °C with an enhanced sense margin (SM). Two symmetric gates (G1) aligned to the source at a partial region of intrinsic film result into better electrostatic control that regulates the read mechanism based on band-to-band tunneling, while the other gate (G2), positioned adjacent to the first front gate is responsible for charge storage and sustenance. The proposed architecture results in an enhanced SM of ∼1.2 μA μm-1 along with a longer retention time (RT) of ∼1.8 s at 85 °C, for a total length of 600 nm. The double gate architecture towards the source increases the tunneling current and also reduces short channel effects, enhancing SM and scalability, thereby overcoming the critical bottleneck faced by TFET based dynamic memories. The work also discusses the impact of overlap/underlap and interface charges on the performance of TFET based dynamic memory. Insights into device operation demonstrate that the choice of appropriate architecture and biases not only limit the trade-off between SM and RT, but also result in improved scalability with drain voltage and total length being scaled down to 0.8 V and 115 nm, respectively. © 2017 IOP Publishing Ltd. |
URI: | https://doi.org/10.1088/1361-6528/aa8805 https://dspace.iiti.ac.in/handle/123456789/5910 |
ISSN: | 0957-4484 |
Type of Material: | Journal Article |
Appears in Collections: | Department of Electrical Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: