Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/6028
Full metadata record
DC FieldValueLanguage
dc.contributor.authorNavlakha, Nupuren_US
dc.contributor.authorKranti, Abhinaven_US
dc.date.accessioned2022-03-17T01:00:00Z-
dc.date.accessioned2022-03-17T15:45:42Z-
dc.date.available2022-03-17T01:00:00Z-
dc.date.available2022-03-17T15:45:42Z-
dc.date.issued2016-
dc.identifier.citationNavlakha, N., Lin, J. -., & Kranti, A. (2016). Improving retention time in tunnel field effect transistor based dynamic memory by back gate engineering. Journal of Applied Physics, 119(21) doi:10.1063/1.4953086en_US
dc.identifier.issn0021-8979-
dc.identifier.otherEID(2-s2.0-84974566711)-
dc.identifier.urihttps://doi.org/10.1063/1.4953086-
dc.identifier.urihttps://dspace.iiti.ac.in/handle/123456789/6028-
dc.description.abstractIn this work, we report on the impact of position, bias, and workfunction of back gate on retention time of Tunnel Field Effect Transistor (TFET) based dynamic memory in ultra thin buried oxide and Double Gate (DG) transistors. The front gate of the TFET is aligned at a partial portion of the semiconductor film and controls the read mechanism based on band-to-band tunneling. The back gate is engineered to improve the performance of the dynamic cell by positioning it at the region uncovered by the front gate where it forms a deep potential well. The physical well formed by the back gate misalignment is made more profound by using a p+ poly workfunction as it accumulates more holes in the storage region and forms a deep potential well that sustains holes for longer duration, thereby increasing the retention time. The retention time is also governed by the generation and recombination phenomenon which can be controlled through the applied bias at the back gate. The retention time attained is ∼2 s at a temperature of 85 °C through optimal back gate engineering in DG transistors. The work shows innovative viewpoints of transforming gate misalignment, traditionally considered detrimental into a unique opportunity, coupled with appropriate selection of back gate workfunction and bias to significantly improve the retention time of capacitorless dynamic memory. © 2016 Author(s).en_US
dc.language.isoenen_US
dc.publisherAmerican Institute of Physics Inc.en_US
dc.sourceJournal of Applied Physicsen_US
dc.subjectAlignmenten_US
dc.subjectDynamicsen_US
dc.subjectTransistorsen_US
dc.subjectTunnel field effect transistorsen_US
dc.subjectBand to band tunnelingen_US
dc.subjectCapacitor-lessen_US
dc.subjectDouble gate transistoren_US
dc.subjectGate misalignmenten_US
dc.subjectMechanism-baseden_US
dc.subjectPotential wellsen_US
dc.subjectSemiconductor filmsen_US
dc.subjectTunnel field-effect transistors (TFET)en_US
dc.subjectMOS devicesen_US
dc.titleImproving retention time in tunnel field effect transistor based dynamic memory by back gate engineeringen_US
dc.typeJournal Articleen_US
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: