Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/6028
Title: | Improving retention time in tunnel field effect transistor based dynamic memory by back gate engineering |
Authors: | Navlakha, Nupur Kranti, Abhinav |
Keywords: | Alignment;Dynamics;Transistors;Tunnel field effect transistors;Band to band tunneling;Capacitor-less;Double gate transistor;Gate misalignment;Mechanism-based;Potential wells;Semiconductor films;Tunnel field-effect transistors (TFET);MOS devices |
Issue Date: | 2016 |
Publisher: | American Institute of Physics Inc. |
Citation: | Navlakha, N., Lin, J. -., & Kranti, A. (2016). Improving retention time in tunnel field effect transistor based dynamic memory by back gate engineering. Journal of Applied Physics, 119(21) doi:10.1063/1.4953086 |
Abstract: | In this work, we report on the impact of position, bias, and workfunction of back gate on retention time of Tunnel Field Effect Transistor (TFET) based dynamic memory in ultra thin buried oxide and Double Gate (DG) transistors. The front gate of the TFET is aligned at a partial portion of the semiconductor film and controls the read mechanism based on band-to-band tunneling. The back gate is engineered to improve the performance of the dynamic cell by positioning it at the region uncovered by the front gate where it forms a deep potential well. The physical well formed by the back gate misalignment is made more profound by using a p+ poly workfunction as it accumulates more holes in the storage region and forms a deep potential well that sustains holes for longer duration, thereby increasing the retention time. The retention time is also governed by the generation and recombination phenomenon which can be controlled through the applied bias at the back gate. The retention time attained is ∼2 s at a temperature of 85 °C through optimal back gate engineering in DG transistors. The work shows innovative viewpoints of transforming gate misalignment, traditionally considered detrimental into a unique opportunity, coupled with appropriate selection of back gate workfunction and bias to significantly improve the retention time of capacitorless dynamic memory. © 2016 Author(s). |
URI: | https://doi.org/10.1063/1.4953086 https://dspace.iiti.ac.in/handle/123456789/6028 |
ISSN: | 0021-8979 |
Type of Material: | Journal Article |
Appears in Collections: | Department of Electrical Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: