Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/6130
Title: | Ultra low power junctionless MOSFETs for subthreshold logic applications |
Authors: | Kranti, Abhinav |
Keywords: | Current ratios;Double-gate MOSFETs;Intrinsic delay;Junctionless (JL);Ultra low power;Capacitance;Logic devices;MOS devices;MOSFET devices |
Issue Date: | 2013 |
Citation: | Parihar, M. S., Ghosh, D., & Kranti, A. (2013). Ultra low power junctionless MOSFETs for subthreshold logic applications. IEEE Transactions on Electron Devices, 60(5), 1540-1546. doi:10.1109/TED.2013.2253324 |
Abstract: | In this paper, we report the potential of junctionless (JL) MOS transistors for ultra low power (ULP) subthreshold logic applications. It is demonstrated that double gate (DG) JL devices, which do not require source or drain extension region engineering, can perform significantly better than conventional inversion mode devices, and comparable with underlap DG MOSFETs for ULP applications. Sensitivity analysis shows that among all device parameters, JL devices exhibit least sensitivity to gate length in comparison with inversion mode and underlap MOSFETs. Results highlight the advantages and challenges of JL transistors for next-generation ULP CMOS logic devices. © 2013 IEEE. |
URI: | https://doi.org/10.1109/TED.2013.2253324 https://dspace.iiti.ac.in/handle/123456789/6130 |
ISSN: | 0018-9383 |
Type of Material: | Journal Article |
Appears in Collections: | Department of Electrical Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: