Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/11356
Title: | An Approach Towards Analog In-Memory Computing for Energy-Efficient Adder in SRAM Array |
Authors: | Vishvakarma, Santosh Kumar |
Keywords: | Analog to digital conversion;Computation theory;Computer circuits;Computing power;Energy efficiency;Memory architecture;Static random access storage;8 + T static random access memory;Analog adder;Bit lines;Computing logic;Full adders;In memory computing;Memory array;Memory computations;Single-bit;Static random access memory;Adders |
Issue Date: | 2022 |
Publisher: | Springer Science and Business Media Deutschland GmbH |
Citation: | Kavitha, S., Vishvakarma, S. K., & Reniwal, B. S. (2022). An approach towards analog in-memory computing for Energy-efficient adder in SRAM array doi:10.1007/978-3-031-21514-8_23 Retrieved from www.scopus.com |
Abstract: | To conquer the drawback of von Neumann architecture, research has been carried out on the computational methods in the memory array itself to achieve near-memory or in-memory computations (IMC). This paper for the first time proposed an analog IMC approach for full adder design using 8 + T Static Random Access Memories (SRAM). In conventional FA, addition is executed as a sequence of digital boolean operations inside the memory array and there is a need for external logic gates to compute the FA outputs. The proposed analog adder exploits the bit-line voltage discharge (V BL ) with respect to the data stored in the 8 + T memory cell for the bit addition. The bit-line discharge voltage is accumulated using a voltage accumulation circuit (VAC) and acts as an input to an analog to digital converter (ADC). The digital output obtained is the Sum of a single bit FA. Multi-bit FA is computed from this single-bit analog FA. Extensive simulation results, referring to an industrial hardware-calibrated UMC 65-nm CMOS technology indicate 27 × improvement in power and 36 × improvements in throughput leading to a reduction of 972 × in energy-delay product. © 2022, The Author(s), under exclusive license to Springer Nature Switzerland AG. |
URI: | https://doi.org/10.1007/978-3-031-21514-8_23 https://dspace.iiti.ac.in/handle/123456789/11356 |
ISBN: | 978-3031215131 |
ISSN: | 1865-0929 |
Type of Material: | Conference Paper |
Appears in Collections: | Department of Electrical Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: