Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/12475
Title: Memristor-Inspired Digital Logic Circuits and Comparison With 90-/180-nm CMOS Technologies
Authors: Nawaria, Megha
Dhakad, Narendra Singh
Singh, Rohit
Vishvakarma, Santosh Kumar
Mukherjee, Shaibal
Keywords: CMOS technology;Combinational logic circuits;complementary metal–oxide–semiconductor (CMOS);Integrated circuit modeling;Logic circuits;logic gates;Logic gates;Mathematical models;memristor;Memristors;power efficient;Transistors
Issue Date: 2023
Publisher: Institute of Electrical and Electronics Engineers Inc.
Citation: Nawaria, M., Kumar, S., Gautam, M. K., Dhakad, N. S., Singh, R., Singhal, S., Kumar, P., Vishvakarma, S. K., & Mukherjee, S. (2023). Memristor-Inspired Digital Logic Circuits and Comparison With 90-/180-nm CMOS Technologies. IEEE Transactions on Electron Devices, 1–7. https://doi.org/10.1109/TED.2023.3278625
Abstract: Compact low-power devices with ultrafast processing speed are the fundamental building blocks for the development of the state-of-the-art logic systems and memristor prominently fulfills these demands and plays a major role in digital circuit design. In this work, design, implementation, and performance evaluation of memristor-based logic gates, such as NOT, AND, NAND, OR, NOR, XOR, and XNOR, and combinational logic circuits, such as adder, subtractor, and 2 <inline-formula> <tex-math notation="LaTeX">$\times$</tex-math> </inline-formula> 1 mux, are presented via SPECTRE in Cadence Virtuoso. Herein, we propose an optimized design of memristor-based logic gates and combinational logic circuits and draw a comparative analysis with the conventional 180-nm complementary metal&#x2013
oxide&#x2013
semiconductor (CMOS) technology. The utilized memristor model is thoroughly validated with the experimental results of a high-density Y<inline-formula> <tex-math notation="LaTeX">$_{\text{2}}$</tex-math> </inline-formula>O<inline-formula> <tex-math notation="LaTeX">$_{\text{3}}$</tex-math> </inline-formula>-based memristive crossbar array (MCA), which shows a significantly low values of coefficient of variabilities in device-to-device (D2D) and cycle-to-cycle (C2C) operation. The area, power, and delay calculated from these combinational circuits are found to be reduced by more than 71.4%, 40%, and 54%, respectively, as compared to the conventional 180-nm CMOS technology. The impact of multiple CMOS technology nodes (90 and 180 nm) on the power consumption at the chip-level logic circuit implementation has also been investigated. The adopted memristor-based design significantly improves the performance of various logic designs, which makes it area and power efficient and enables a major breakthrough in designing various low-power, low-cost, ultrafast, and compact circuits. IEEE
URI: https://doi.org/10.1109/TED.2023.3278625
https://dspace.iiti.ac.in/handle/123456789/12475
ISSN: 0018-9383
Type of Material: Journal Article
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: