Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/13523
Title: | SRAM Vmin Scaling via Negative Wordline |
Authors: | Kumar, Mukesh |
Keywords: | Column half-select;SRAM;Vmin |
Issue Date: | 2023 |
Publisher: | Institute of Electrical and Electronics Engineers Inc. |
Citation: | Gopinath, A., Ytterdal, T., Yadav, A., Lee, J., Rizkalla, M., & Kumar, M. (2023). SRAM Vmin Scaling via Negative Wordline. Midwest Symposium on Circuits and Systems. Scopus. https://doi.org/10.1109/MWSCAS57524.2023.10406117 |
Abstract: | The noise margin during the write operation in SRAMs is investigated by implementing a negative bitline voltage scheme in this paper. Negative bitline improves the write static noise margin of the SRAM bitcells during a write operation however, this can cause degraded hold static noise margin of unaccessed cells in the array, called column half-select. Applying a negative wordline voltage on unaccessed rows in an array under negative bitline shows that the degraded hold static noise margin of unaccessed cells can be improved. Fundamentally, the dependence of negative bitline on Vmin,hold of unaccessed cells is negated by applying negative wordline. This allows for a more aggressive scaling of Vmin,hold, resulting in a 77.8% reduction in static power. By applying a complementary negative wordline voltage to counter the half-select condition in columns, the write static noise margin of cells in accessed rows was also boosted by 23% without any degradation in hold static margins of unaccessed cells. © 2023 IEEE. |
URI: | https://doi.org/10.1109/MWSCAS57524.2023.10406117 https://dspace.iiti.ac.in/handle/123456789/13523 |
ISBN: | 979-8350302103 |
ISSN: | 1548-3746 |
Type of Material: | Conference Paper |
Appears in Collections: | Department of Electrical Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: