Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/4538
Title: Multi-phase obfuscation for fault-secured DSP circuits
Authors: Sengupta, Anirban
Issue Date: 2020
Publisher: Institution of Engineering and Technology
Citation: Sengupta, A. (2020). Multi-phase obfuscation for fault-secured DSP circuits. Frontiers in securing IP cores (pp. 173-205)
Abstract: This chapter discusses a multi-phase obfuscation process for fault-secured intellectual property (IP) cores during electronic system level (ESL) synthesis. A detailed elaboration on the threat model for fault-secured IP cores is followed by the use of the multi-phase obfuscation process for digital signal processing (DSP) circuits and, finally, analyses of case studies. The chapter is organized as follows: Section 7.1 discusses fault-secured IP cores and their needs, followed by different threats to fault-secured IP cores and how to solve them. Section 7.2 focuses on the differences between functional obfuscation and structural obfuscation. Section 7.3 presents the problem formulation for protecting fault-secured IP cores. Section 7.4 discusses selected contemporary structural obfuscation approaches used to date. Section 7.5 provides an overview of the multi-phase obfuscation approach followed by evaluation models used and details of the approach in the context of fault-secured DSP circuits. Section 7.6 demonstrates the multi-phase obfuscation approach on a fault-secured finite impulse response (FIR) filter. Section 7.7 presents analyses based on case studies. Section 7.8 concludes the chapter. © The Institution of Engineering and Technology 2020.
URI: https://dspace.iiti.ac.in/handle/123456789/4538
ISBN: 9781839530319
Type of Material: Book Chapter
Appears in Collections:Department of Computer Science and Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: