Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/5216
Title: Retention Enhancement through Architecture Optimization in Junctionless Capacitorless DRAM
Authors: Kranti, Abhinav
Keywords: Memory architecture;Metals;MOS devices;Oxide semiconductors;Separation;Architecture optimization;Band to band tunneling;Capacitorless dynamic random access memory;Dynamic memory;Metal oxide semiconductor;Retention enhancement;Retention time;Vertically stacked;Dynamic random access storage
Issue Date: 2018
Publisher: Institute of Electrical and Electronics Engineers Inc.
Citation: Ansari, M. H. R., & Kranti, A. (2018). Retention enhancement through architecture optimization in junctionless capacitorless DRAM. Paper presented at the 2018 4th IEEE International Conference on Emerging Electronics, ICEE 2018, doi:10.1109/ICEE44586.2018.8937914
Abstract: The work shows the significance of device architecture to enhance the Retention Time (RT) of Junctionless Capacitorless Dynamic Random Access Memory (1T-DRAM). The conduction and storage regions of the DRAM are segregated through an oxide. The top (n-type) region is utilized for conduction while back region (p-type) for charge storage. A potential well, required to store charges, is also achieved through a Metal-Oxide-Semiconductor (MOS) effect. A maximum RT of \sim 3.8\mathrm{s} is achieved with gate length of 200 nm and is scaled down to 10 nm with RT of \sim 1 ms at 85{\circ}\mathrm{C}. The significance of scaling down total length and thickness is examined. It is possible to scale the bias required to perform Write '1' operation (generation of holes) through Band-to-Band-Tunneling (BTBT) to 0.5 V for gate length of 25 nm with RT of \sim 220 ms at 85{\circ}\mathrm{C}. © 2018 IEEE.
URI: https://doi.org/10.1109/ICEE44586.2018.8937914
https://dspace.iiti.ac.in/handle/123456789/5216
ISBN: 9781538691182
Type of Material: Conference Paper
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: