Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/5426
Title: | Rtl level implementation of high speed-low power viterbi encoder & decoder |
Authors: | Singh, Pooran Vishvakarma, Santosh Kumar |
Keywords: | Clocks;Convolution;Hardware;Information science;Integrated circuits;Low power electronics;Speed;Constraint lengths;Convolutional coding;Encoder-decoder;FPGA boards;High Speed;Know-that;Low Power;Spartan-6;Field programmable gate arrays (FPGA) |
Issue Date: | 2013 |
Publisher: | IEEE Computer Society |
Citation: | Singh, P., & Vishvakarma, S. K. (2013). Rtl level implementation of high speed-low power viterbi encoder & decoder. Paper presented at the 2013 IEEE 3rd International Conference on Information Science and Technology, ICIST 2013, 345-349. doi:10.1109/ICIST.2013.6747565 |
Abstract: | High speed and low power Viterbi Encoder Decoder of rate convolutional coding with a constraint length K = 3 is presented in this paper. After implementation of proposed Viterbi encoder-decoder in Virtex 7 Field Programmable Gate Array (FPGA) kit we come to know that it's functioning on 393.544 MHz clock and in such a high speed it also maintain a low power of 11.34 mW in Spartan 6 FPGA. Since the FPGA boards used are different and from that we justified that using both logics together in one Integrated Circuit (IC) we can create a high speed and low power Viterbi encoder decoder at the same time with some extra hardware area. High speed and low power Viterbi Encoder Decoder of rate convolutional coding with a constraint length K = 3 is presented in this paper. After implementation of proposed Viterbi encoder-decoder in Virtex 7 Field Programmable Gate Array (FPGA) kit we come to know that it's functioning on 393.544 MHz clock and in such a high speed it also maintain a low power of 11.34 mW in Spartan 6 FPGA. Since the FPGA boards used are different and from that we justified that using both logics together in one Integrated Circuit (IC) we can create a high speed and low power Viterbi encoder decoder at the same time with some extra hardware area. © 2013 IEEE. |
URI: | https://doi.org/10.1109/ICIST.2013.6747565 https://dspace.iiti.ac.in/handle/123456789/5426 |
Type of Material: | Conference Paper |
Appears in Collections: | Department of Electrical Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: