Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/5835
Title: | High Retention with n-Oxide-p Junctionless Architecture for 1T DRAM |
Authors: | Navlakha, Nupur Kranti, Abhinav |
Keywords: | Doping (additives);Electric potential;Logic gates;Memory architecture;Molybdenum;Scalability;Topology;Transistors;1t drams;Capacitor-less;Capacitorless dynamic random access memory;Electrostatic coupling;junctionless (JL);Junctionless transistor;Optimal architecture;Random access memory;Dynamic random access storage |
Issue Date: | 2018 |
Publisher: | Institute of Electrical and Electronics Engineers Inc. |
Citation: | Ansari, M. H. R., Navlakha, N., Lin, J. -., & Kranti, A. (2018). High retention with n-oxide-p junctionless architecture for 1T DRAM. IEEE Transactions on Electron Devices, 65(7), 2797-2803. doi:10.1109/TED.2018.2829983 |
Abstract: | This paper reports on the potential benefits of a vertically stacked n - and p -type junctionless (JL) transistor physically decoupled through an intermediate oxide layer for dynamic memory application. The proposed topology enhances the retention time (RT) of capacitorless dynamic random access memory (1T-DRAM), with a significant improvement (∼ ×103) compared with a conventional JL transistor with a doping (Nd) of 1019 cm-3. The functionality of architecture as DRAM is based on physically decoupling the conduction region (top n-type JL transistor) and storage region (bottom p-type JL), while maintaining an electrostatic coupling between them. The charge stored in the p-type JL determines RT, and also impacts the read currents, and thus, influences the sense margin of DRAM. Stacked JL (SJL) 1T-DRAM achieves a maximum RT of 2.5 s for Nd = 5 × 10 18 cm-3 and 1 s for 1019 cm-3 with a gate length (L g) of 200 nm at 85 °C. Results demonstrate its functionality down to 20 nm. The enhanced DRAM metrics (better scalability and high RT) are attributed to optimal architecture due to the vertical stacking of n- and p-type regions. © 1963-2012 IEEE. |
URI: | https://doi.org/10.1109/TED.2018.2829983 https://dspace.iiti.ac.in/handle/123456789/5835 |
ISSN: | 0018-9383 |
Type of Material: | Journal Article |
Appears in Collections: | Department of Electrical Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: