Please use this identifier to cite or link to this item: https://dspace.iiti.ac.in/handle/123456789/6020
Title: Improved Retention Time in Twin Gate 1T DRAM with Tunneling Based Read Mechanism
Authors: Navlakha, Nupur
Kranti, Abhinav
Keywords: Tunnel field effect transistors;Band to band tunneling;Capacitor-less;Dynamic memory;Mechanism-based;Retention characteristics;Retention time;Systematic analysis;Twin-gate;Dynamic random access storage
Issue Date: 2016
Publisher: Institute of Electrical and Electronics Engineers Inc.
Citation: Navlakha, N., Lin, J. -., & Kranti, A. (2016). Improved retention time in twin gate 1T DRAM with tunneling based read mechanism. IEEE Electron Device Letters, 37(9), 1127-1130. doi:10.1109/LED.2016.2593700
Abstract: We report a twin gate tunnel field effect transistorbased capacitorless dynamic memory with improved retention characteristics through well-calibrated simulations. The first front gate of the twin gate architecture regulates the read mechanism based on band-to-band tunneling whereas the second front gate creates and maintains a dedicated volume for the charge storage near the drain region. The profound well along with the optimized bias values aid to attain a retention time (RT) of ~ 1.5 s at 85 °C. Systematic analysis shows that the storage region can be scaled down to 50 nm with further improvement in RT by using an underlap region between drain and second gate. Optimally designed twin gate device exhibits an improved RT at higher temperature (125 °C). © 1980-2012 IEEE.
URI: https://doi.org/10.1109/LED.2016.2593700
https://dspace.iiti.ac.in/handle/123456789/6020
ISSN: 0741-3106
Type of Material: Journal Article
Appears in Collections:Department of Electrical Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetric Badge: