Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/6148
Title: | Optimally designed moderately inverted double gate SOI MOSFETs for low-power RFICs |
Authors: | Kranti, Abhinav |
Keywords: | Design Methodology;Doping profiles;Double gate SOI;Emerging technologies;Energy efficient;Linearity degradation;Low Power;MOS-FET;MOSFETs;Nanometres;Optimal ranges;Parameter sensitivities;Peak values;Performance metrics;Performance trade-off;Profile parameters;Variation of Parameters;Voltage gain;Energy efficiency;MOSFET devices;Optimal systems;Optimization;Silicon on insulator technology;Design |
Issue Date: | 2012 |
Citation: | Ghosh, D., Parihar, M. S., Armstrong, G. A., & Kranti, A. (2012). Optimally designed moderately inverted double gate SOI MOSFETs for low-power RFICs. Semiconductor Science and Technology, 27(12) doi:10.1088/0268-1242/27/12/125004 |
Abstract: | A design methodology to significantly enhance peak values of two key analogue/RF performance metrics - gm2/Ids and gmfT/Ids - without degrading linearity metric (VIP3) in moderately inverted MOSFETs is demonstrated. An impressive improvement of 22% in gm2/Ids and more than twice in gmfT/Ids can be achieved by adopting optimal underlap source/drain (S/D) architecture instead of a conventional abrupt S/D design. Apart from the well-known reduction in the voltage gain (g m/gds), it is demonstrated that linearity degradation is expected to be a major bottleneck for scaling low-power and energy efficient devices into the nanometre regime. The optimal range of S/D profile parameters is identified by evaluating process and performance trade-offs associated with the underlap doping profile. A parameter sensitivity analysis shows that an optimally designed underlap S/D MOSFET exhibits greater tolerance to the variation of parameters as compared to conventional abrupt S/D devices. The results are significant for the design of low-power RFICs with advanced MOSFETs in emerging technologies. © 2012 IOP Publishing Ltd. |
URI: | https://doi.org/10.1088/0268-1242/27/12/125004 https://dspace.iiti.ac.in/handle/123456789/6148 |
ISSN: | 0268-1242 |
Type of Material: | Journal Article |
Appears in Collections: | Department of Electrical Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: