Please use this identifier to cite or link to this item:
https://dspace.iiti.ac.in/handle/123456789/14365
Title: | An insightful methodology for CMOS logic and analog circuit design with 500 mV supply voltage |
Authors: | Sachdev, Madhur |
Supervisors: | Kranti, Abhinav |
Keywords: | Electrical Engineering |
Issue Date: | 24-May-2024 |
Publisher: | Department of Electrical Engineering, IIT Indore |
Series/Report no.: | MT302; |
Abstract: | Over the past few decades, there has been significant progress in developing ultra-low power (ULP) devices, circuits, and systems. The scientific community has focused on developing technologies that consume less energy, which is essential for extending battery life, fast tracking the development of portable and wearable devices, and Internet of Things (IoT) deployments. The development of ULP circuits is driven by the need for energy-efficient electronics that can support sustainable technology. Understanding the basics of power consumption in integrated circuits is central to this effort. However, designing ULP circuits presents challenges such as minimizing energy use without sacrificing performance. Simulation and modeling tools are crucial in overcoming these challenges, allowing for the testing and optimization of ULP circuits. |
URI: | https://dspace.iiti.ac.in/handle/123456789/14365 |
Type of Material: | Thesis_M.Tech |
Appears in Collections: | Department of Electrical Engineering_ETD |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
MT_302_Madhur_Sachdev_2202102021.pdf | 3.56 MB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
Altmetric Badge: